This repository contains source code for past labs and projects involving FPGA and Verilog based designs
-
Updated
Oct 2, 2019 - Verilog
This repository contains source code for past labs and projects involving FPGA and Verilog based designs
Binary Adder using RNN in Keras
Binary adder implementation in the Game of Life written in JavaScript using canvas.
My solutions to 5 exercises of IBM quantum challenge 2020. Topics include quantum full-adder circuit implementation, circuit optimization and solving various puzzles using Grover's search algorithm.
A 4bit Multiplier in VHDL
Digital System Design Lab Codes using Verilog
Verilog, standardized as IEEE 1364, is a hardware description language used to model electronic systems. This repository consists of Verilog HDL lab experiments conducted in course EEL2020 Digitial Design at IIT Jodhpur
These are VHDL codes for a signed 4bit multiplier using 4bit adders. Base on Baugh-Wooley Method.
VHDL codes for 8-bit Vending Machine Processor, support for two drinks & three types of coins. contains: fsm, Accumulator, comparator, subtractor, mux, Adder, etc.
A simulation where I can connect virtual logic gates and build virtual CIs.
Verilog code and testbench for 4-bit full adder
This is Amirkabir University Logic Circuit Design final project 2022
Progetto di Elettronica Digitale AA 2022-2023
Optimized 32-Bit Full Adder, CEC-SAT Verifier & 2-SAT Solver
Download my Redstone World: https://www.planetminecraft.com/project/redstone-circuits-6024948/
VHDL implementations of half-adders, full-adders, and a 4-bit adder for digital circuit design
Different adders code in VHDL and Comparison
An 8-bit calculator that can multiply, add and subtract. Created and simulated in Quartus Prime and physically implemented in DEC-SOC1 FPGA.
Add a description, image, and links to the full-adder topic page so that developers can more easily learn about it.
To associate your repository with the full-adder topic, visit your repo's landing page and select "manage topics."