default search action
"A ring-VCO-based sub-sampling PLL CMOS circuit with 0.73 ps jitter and ..."
Kenta Sogo, Akihiro Toya, Takamaro Kikkawa (2013)
- Kenta Sogo, Akihiro Toya, Takamaro Kikkawa:
A ring-VCO-based sub-sampling PLL CMOS circuit with 0.73 ps jitter and 20.4 mW power consumption. ASP-DAC 2013: 101-102
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.