[go: up one dir, main page]

"A ring-VCO-based sub-sampling PLL CMOS circuit with 0.73 ps jitter and ..."

Kenta Sogo, Akihiro Toya, Takamaro Kikkawa (2013)

Details and statistics

DOI: 10.1109/ASPDAC.2013.6509576

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-26