default search action
IEEE Micro, Volume 9
Volume 9, Number 1, February 1989
- Richard H. Stern:
MicroLaw-protecting hardware against competition by copyrighting it as a compilation of data. 2-5 - Pierluigi Civera, Gianluca Piccinini, Maurizio Zamboni:
Implementation studies for a VLSI Prolog coprocessor. 10-23 - Hermann Kopetz, Andreas Damm, Christian Koza, Marco Mulazzani, Wolfgang Schwabl, Christoph Senft, Ralph Zainlinger:
Distributed fault-tolerant real-time systems: the Mars approach. 25-40 - Enrico Appiani, Bruno Conterno, Vildo Luperini, Leonardo Roncarolo:
EMMA2: a high-performance hierarchical multiprocessor. 42-56 - Beatrice Lazzerini:
Effective VLSI processor architectures for HLL computers: the RISC approach. 57-65 - Mansur R. Kabuka, Rodrigo Escoto:
Real-time implementation of the Newton-Euler equations of motion on the NEC μPD77230 DSP. 66-76
Volume 9, Number 2, April 1989
- Victor K. L. Huang, James W. Seery, William S. Wu, Saul Altabet, Michael J. Killian, Simeon Aymeloglu, Thaddeus J. Gabara, Aaron L. Fisher, Inseok Hwang, David W. Thompson:
The AT&T WE32200 design challenge. 14-25 - Charles Melear:
The design of the 88000 RISC family. 26-38 - Ioan Dancea:
Dynamically changing the logical behavior of the microcomputer interface. 39-51 - Mike P. Papazoglou:
An extensible DBMS for small and medium systems. 52-68 - Bernd Ingenbleek, Klaus Wölcken, Claudia Matthaus:
Information flow in digital metal-oxide semiconductor circuits. 69-79
Volume 9, Number 3, June 1989
- Ken Sakamura, Yoshiaki Kushiki, Kazuhiro Oda:
An overview of the BTRON/286 specification. 14-25 - Shumpei Kawasaki, Mitsuru Watabe, Shigeki Morinaga:
A floating-point VLSI chip for the TRON architecture: an architecture for reliable numerical programming. 26-44 - Shinji Komori, Kenji Shima, Souichi Miyata, Toshiya Okamoto, Hiroaki Terada:
The data-driven microprocessor. 45-59 - Jean-Daniel Nicoud, Andrew M. Tyrrell:
The transputer T414 instruction set. 60-75 - M. Mehdi Owrang O., W. Gamini Gunaratna:
A logical design tool for relational databases. 76-83 - Richard H. Stern:
Appropriate and inappropriate legal protection of user interfaces and screen displays. I. 84-88
Volume 9, Number 4, August 1989
- Richard H. Stern:
MicroLaw-appropriate and inappropriate legal protection of user interfaces and screen displays. II. Technical aspects of screen design raising legal policy issues. 7-10 - Leslie Kohn, Neal Margulis:
Introducing the Intel i860 64-bit microprocessor. 15-30 - Joe Jelemensky, Vernon Goler, Brad Burgess, James Eifert, Gary Miller, Leslie Kohn, Neal Margulis:
The MC68332 microcontroller. 31-50 - Richard S. Piepho, William S. Wu:
A comparison of RISC architectures. 51-62 - Matthew Johnson:
A fixed-point DSP for graphics engines. 63-77
Volume 9, Number 5, October 1989
- Richard H. Stern:
Appropriate and inappropriate legal protection of user interfaces and screen displays. 3. Copyright law, the courts, and the copyright office. 8-9 - N. Jagadish, J. Mohan Kumar, Lalit M. Patnaik:
An efficient scheme for interprocessor communication using dual-ported RAMs. 10-19 - Tho Le-Ngoc, Minh Tue Vo:
Implementation and performance of the fast Hartley transform. 20-27 - Walter J. Price:
A benchmark tutorial. 28-43 - An-Chi Liu, Ranjani Parthasarathi:
Hardware monitoring of a multiprocessor system. 44-51 - David F. Franklin, David V. Ostler:
The P1073 medical information bus. 52-60 - William P. Birmingham, Anurag P. Gupta, Daniel P. Siewiorek:
The Micon system for computer design. 61-67 - Mark R. Walker, Paul Hasler, Lex A. Akers:
A CMOS neural network for pattern association. 68-74
Volume 9, Number 6, December 1989
- Philip C. Treleaven, Marco Aurélio Cavalcanti Pacheco, Marley M. B. R. Vellasco:
VLSI architectures for neural networks. 8-27 - Karl Goser, Ulrich Hilleringmann, Ulrich Rückert, Klaus Schumacher:
VLSI technologies for artificial neural networks. 28-44 - Michel Verleysen, Paul G. A. Jespers:
An analog VLSI implementation of Hopfield's neural network. 46-55 - Olivier Rossetto, Christian Jutten, Jeanny Hérault, Ingo Kreuzer:
Analog VLSI synaptic matrices as building blocks for neural networks. 56-63 - Alan F. Murray:
Pulse arithmetic in VLSI neural networks. 64-74 - Eduardo R. Caianiello:
Is there a silicon way to intelligence? 75-76
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.