default search action
ACM Transactions on Design Automation of Electronic Systems, Volume 29
Volume 29, Number 1, January 2024
- Tianming Ni, Xiaoqing Wen, Hussam Amrouch, Cheng Zhuo, Peilin Song:
Introduction to the Special Issue on Design for Testability and Reliability of Security-aware Hardware. 1:1-1:3 - Yijun Cui, Jiang Li, Yunpeng Chen, Chenghua Wang, Chongyan Gu, Máire O'Neill, Weiqiang Liu:
An Efficient Ring Oscillator PUF Using Programmable Delay Units on FPGA. 2:1-2:20 - Taixin Li, Boran Sun, Hongtao Zhong, Yixin Xu, Vijaykrishnan Narayanan, Liang Shi, Tianyi Wang, Yao Yu, Thomas Kämpfe, Kai Ni, Huazhong Yang, Xueqing Li:
ProtFe: Low-Cost Secure Power Side-Channel Protection for General and Custom FeFET-Based Memories. 3:1-3:18 - Zijin Pan, Xunyu Li, Weiquan Hao, Runyu Miao, Albert Z. Wang:
On-chip ESD Protection Design Methodologies by CAD Simulation. 4:1-4:41 - Jingchang Bian, Zhengfeng Huang, Peng Ye, Zhao Yang, Huaguo Liang:
A Reliability-Aware Splitting Duty-Cycle Physical Unclonable Function Based on Trade-off Process, Voltage, and Temperature Variations. 5:1-5:16 - Yuan Zhang, Jiliang Zhang:
A High Throughput STR-based TRNG by Jitter Precise Quantization Superposing. 6:1-6:19 - Dong Xiang:
Test Compression for Launch-on-Capture Transition Fault Testing. 7:1-7:20 - Yongtian Bi, Qi Xu, Hao Geng, Song Chen, Yi Kang:
AD2VNCS: Adversarial Defense and Device Variation-tolerance in Memristive Crossbar-based Neuromorphic Computing Systems. 8:1-8:19 - Paul Calzada, Md Sami Ul Islam Sami, Kimia Zamiri Azar, Fahim Rahman, Farimah Farahmandi, Mark M. Tehranipoor:
Heterogeneous Integration Supply Chain Integrity Through Blockchain and CHSM. 9:1-9:25 - Xiaole Cui, Mingqi Yin, Hanqing Liu, Xiaoxin Cui:
The Resistance Analysis Attack and Security Enhancement of the IMC LUT Based on the Complementary Resistive Switch Cells. 10:1-10:21 - Jie Xiao, Yingying Ge, Ru Wang, Jungang Lou:
ICP-RL: Identifying Critical Paths for Fault Diagnosis Using Reinforcement Learning. 11:1-11:20 - Nanlin Guo, Fulin Peng, Jiahe Shi, Fan Yang, Jun Tao, Xuan Zeng:
Yield Optimization for Analog Circuits over Multiple Corners via Bayesian Neural Networks: Enhancing Circuit Reliability under Environmental Variation. 12:1-12:17 - Qingsong Peng, Jingchang Bian, Zhengfeng Huang, Senling Wang, Aibin Yan:
A Compact TRNG Design for FPGA Based on the Metastability of RO-driven Shift Registers. 13:1-13:17 - Rihui Sun, Pengfei Qiu, Yongqiang Lyu, Jian Dong, Haixia Wang, Dongsheng Wang, Gang Qu:
Lightning: Leveraging DVFS-induced Transient Fault Injection to Attack Deep Learning Accelerator of GPUs. 14:1-14:22
- Enes Saglican, Engin Afacan:
MOEA/D vs. NSGA-II: A Comprehensive Comparison for Multi/Many Objective Analog/RF Circuit Optimization through a Generic Benchmark. 15:1-15:23 - Martin Rapp, Heba Khdr, Nikita Krohmer, Jörg Henkel:
NPU-Accelerated Imitation Learning for Thermal Optimization of QoS-Constrained Heterogeneous Multi-Cores. 16:1-16:23 - Monzurul Islam Dewan, Sheng-En David Lin, Dae Hyun Kim:
Construction of All Multilayer Monolithic RSMTs and Its Application to Monolithic 3D IC Routing. 17:1-17:28 - Vidya A. Chhabria, Wenjing Jiang, Andrew B. Kahng, Sachin S. Sapatnekar:
A Machine Learning Approach to Improving Timing Consistency between Global Route and Detailed Route. 18:1-18:25 - Shailja Pandey, Lokesh Siddhu, Preeti Ranjan Panda:
NeuroCool: Dynamic Thermal Management of 3D DRAM for Deep Neural Networks through Customized Prefetching. 19:1-19:35 - Chen Bai, Qi Sun, Jianwang Zhai, Yuzhe Ma, Bei Yu, Martin D. F. Wong:
BOOM-Explorer: RISC-V BOOM Microarchitecture Design Space Exploration. 20:1-20:23 - Wanqian Li, Yinhe Han, Xiaoming Chen:
Mathematical Framework for Optimizing Crossbar Allocation for ReRAM-based CNN Accelerators. 21:1-21:24 - Dan Wu, Peng Chen, Thilini Kaushalya Bandara, Zhaoying Li, Tulika Mitra:
Flip: Data-centric Edge CGRA Accelerator. 22:1-22:25
- Ying Wu, Chuangtao Chen, Weihua Xiao, Xuan Wang, Chenyi Wen, Jie Han, Xunzhao Yin, Weikang Qian, Cheng Zhuo:
A Survey on Approximate Multiplier Designs for Energy Efficiency: From Algorithms to Circuits. 23:1-23:37
Volume 29, Number 2, March 2024
- Tung-Che Liang, Yi-Chen Chang, Zhanwei Zhong, Yaas Bigdeli, Tsung-Yi Ho, Krishnendu Chakrabarty, Richard B. Fair:
Dynamic Adaptation Using Deep Reinforcement Learning for Digital Microfluidic Biochips. 24:1-24:24 - Yu Qian, Xuegong Zhou, Hao Zhou, Lingli Wang:
An Efficient Reinforcement Learning Based Framework for Exploring Logic Synthesis. 25:1-25:33 - Bo Wang, Sheng Ma, Shengbai Luo, Lizhou Wu, Jianmin Zhang, Chunyuan Zhang, Tiejun Li:
SparGD: A Sparse GEMM Accelerator with Dynamic Dataflow. 26:1-26:32 - Jaspinder Kaur, Shirshendu Das:
RSPP: Restricted Static Pseudo-Partitioning for Mitigation of Cross-Core Covert Channel Attacks. 27:1-27:22 - Seok Young Kim, Jaewook Lee, Yoonah Paik, Chang Hyun Kim, Won Jun Lee, Seon Wook Kim:
Optimal Model Partitioning with Low-Overhead Profiling on the PIM-based Platform for Deep Learning Inference. 28:1-28:22 - Linwei Niu, Danda B. Rawat, Jonathan Musselwhite, Zonghua Gu, Qingxu Deng:
Energy-Constrained Scheduling for Weakly Hard Real-Time Systems Using Standby-Sparing. 29:1-29:35 - Newsha Ardalani, Saptadeep Pal, Puneet Gupta:
DeepFlow: A Cross-Stack Pathfinding Framework for Distributed AI Systems. 30:1-30:20 - S. Deepanjali, Sk. Noor Mahammad:
Scalable and Accelerated Self-healing Control Circuit Using Evolvable Hardware. 31:1-31:29 - Yi-Chen Lu, Haoxing Ren, Hao-Hsiang Hsiao, Sung Kyu Lim:
GAN-Place: Advancing Open Source Placers to Commercial-quality Using Generative Adversarial Networks and Transfer Learning. 32:1-32:17 - Libing Deng, Gang Zeng, Ryo Kurachi, Hiroaki Takada, Xiongren Xiao, Renfa Li, Guoqi Xie:
Enhanced Real-time Scheduling of AVB Flows in Time-Sensitive Networking. 33:1-33:26 - Syam Sankar, Ruchika Gupta, John Jose, Sukumar Nandi:
TROP: TRust-aware OPportunistic Routing in NoC with Hardware Trojans. 34:1-34:25 - Bo-Yuan Huang, Steven Lyubomirsky, Yi Li, Mike He, Gus Henry Smith, Thierry Tambe, Akash Gaonkar, Vishal Canumalla, Andrew Cheung, Gu-Yeon Wei, Aarti Gupta, Zachary Tatlock, Sharad Malik:
Application-level Validation of Accelerator Designs Using a Formal Software/Hardware Interface. 35:1-35:25 - Ke Tang, Lang Feng, Zhongfeng Wang:
Mixed Integer Programming based Placement Refinement by RSMT Model with Movable Pins. 36:1-36:18 - Karthik Somayaji Nanjangud Suryanarayana, Peng Li:
Pareto Optimization of Analog Circuits Using Reinforcement Learning. 37:1-37:14 - Danping Jiang, Zibin Dai, Yanjiang Liu, Zongren Zhang:
RGMU: A High-flexibility and Low-cost Reconfigurable Galois Field Multiplication Unit Design Approach for CGRCA. 38:1-38:24 - Jianfeng Wang, Zhonghao Chen, Jiahao Zhang, Yixin Xu, Tongguang Yu, Ziheng Zheng, Enze Ye, Sumitha George, Huazhong Yang, Yongpan Liu, Kai Ni, Vijaykrishnan Narayanan, Xueqing Li:
A Module-Level Configuration Methodology for Programmable Camouflaged Logic. 39:1-39:31
- Hansika Weerasena, Prabhat Mishra:
Security of Electrical, Optical, and Wireless On-chip Interconnects: A Survey. 40:1-40:41
Volume 29, Number 3, May 2024
- Jinxin Dong, Pingqiang Zhou:
Detecting Adversarial Examples Utilizing Pixel Value Diversity. 41:1-41:12 - Fatemeh Serajeh-hassani, Mohammad Sadrosadati, Nezam Rohbani, Sebastian Pointner, Robert Wille, Hamid Sarbazi-Azad:
An Efficient FPGA Architecture with Turn-Restricted Switch Boxes. 42:1-42:18 - Yunping Zhao, Sheng Ma, Hengzhu Liu, Libo Huang:
EPHA: An Energy-efficient Parallel Hybrid Architecture for ANNs and SNNs. 43:1-43:28 - Aidong Zhao, Tianchen Gu, Zhaori Bi, Fan Yang, Changhao Yan, Xuan Zeng, Zixiao Lin, Wenchuang Walter Hu, Dian Zhou:
D3PBO: Dynamic Domain Decomposition-based Parallel Bayesian Optimization for Large-scale Analog Circuit Sizing. 44:1-44:25 - Irith Pomeranz:
Reduced On-chip Storage of Seeds for Built-in Test Generation. 45:1-45:16 - Shailja Thakur, Baleegh Ahmad, Hammond Pearce, Benjamin Tan, Brendan Dolan-Gavitt, Ramesh Karri, Siddharth Garg:
VeriGen: A Large Language Model for Verilog Code Generation. 46:1-46:31 - Yandong Luo, Shimeng Yu:
H3D-Transformer: A Heterogeneous 3D (H3D) Computing Platform for Transformer Model Acceleration on Edge Devices. 47:1-47:19 - Irith Pomeranz:
Two-dimensional Search Space for Extracting Broadside Tests from Functional Test Sequences. 48:1-48:13 - Ireneusz Brzozowski:
Comparative Analysis of Dynamic Power Consumption of Parallel Prefix Adder. 49:1-49:22 - Md. Moshiur Rahman, Jim Geist, Daniel Xing, Yuntao Liu, Ankur Srivastava, Travis Meade, Yier Jin, Swarup Bhunia:
Security Evaluation of State Space Obfuscation of Hardware IP through a Red Team-Blue Team Practice. 50:1-50:18 - Renjian Pan, Xin Li, Krishnendu Chakrabarty:
Root-Cause Analysis with Semi-Supervised Co-Training for Integrated Systems. 51:1-51:22 - Govind Prasad, Bipin Chandra Mandi, Maifuz Ali:
SEDONUT: A Single Event Double Node Upset Tolerant SRAM for Terrestrial Applications. 52:1-52:13 - Hongduo Liu, Yijian Qian, Youqiang Liang, Bin Zhang, Zhaohan Liu, Tao He, Wenqian Zhao, Jiangbo Lu, Bei Yu:
A High-Performance Accelerator for Real-Time Super-Resolution on Edge FPGAs. 53:1-53:25 - Chunlin Li, Kun Jiang, Yong Zhang, Lincheng Jiang, Youlong Luo, Shaohua Wan:
Deep Reinforcement Learning-based Mining Task Offloading Scheme for Intelligent Connected Vehicles in UAV-aided MEC. 54:1-54:29 - Hasini Witharana, Aruna Jayasena, Prabhat Mishra:
Incremental Concolic Testing of Register-Transfer Level Designs. 55:1-55:23 - Bo Yang, Qi Xu, Hao Geng, Song Chen, Bei Yu, Yi Kang:
Floorplanning with Edge-aware Graph Attention Network and Hindsight Experience Replay. 56:1-56:17 - Juming Xian, Yan Xing, Shuting Cai, Weijun Li, Xiaoming Xiong, Zhengfa Hu:
WCPNet: Jointly Predicting Wirelength, Congestion and Power for FPGA Using Multi-Task Learning. 57:1-57:19 - S. Sivakumar, John Jose, Vijaykrishnan Narayanan:
Enhancing Lifetime and Performance of MLC NVM Caches Using Embedded Trace Buffers. 58:1-58:24
Volume 29, Number 4, 2024
- Xiang Zhao, Song Chen, Yi Kang:
Load Balanced PIM-Based Graph Processing. 1-22 - Lokesh Soni, Neeta Pandey:
A Single Bitline Highly Stable, Low Power With High Speed Half-Select Disturb Free 11T SRAM Cell. 1-13 - Hadi Esmaeilzadeh, Soroush Ghodrati, Andrew B. Kahng, Joon Kyung Kim, Sean Kinzer, Sayak Kundu, Rohan Mahapatra, Susmita Dey Manasi, Sachin S. Sapatnekar, Zhiang Wang, Ziqing Zeng:
An Open-Source ML-Based Full-Stack Optimization Framework for Machine Learning Accelerators. 1-33 - Upma Gandhi, Erfan Aghaeekiasaraee, Sahir, Payam Mousavi, Ismail S. K. Bustany, Matthew E. Taylor, Laleh Behjat:
Applying reinforcement learning to learn best net to rip and re-route in global routing. 1-21 - Huan Tian, Jiewen Tang, Jun Li, Zhibing Sha, Fan Yang, Zhigang Cai, Jianwei Liao:
Modeling Retention Errors of 3D NAND Flash for Optimizing Data Placement. 1-24 - Jan Spieck, Stefan Wildermann, Jürgen Teich:
A Scenario-Based DVFS-Aware Hybrid Application Mapping Methodology for MPSoCs. 1-43 - Jian-De Li, Sying-Jyan Wang, Katherine Shu-Min Li, Tsung-Yi Ho:
Enhanced Watermarking for Paper-Based Digital Microfluidic Biochips. 1-27 - Zhisheng Chen, Xu Hu, Wenzhong Guo, Genggeng Liu, Jiaxuan Wang, Tsung-Yi Ho, Xing Huang:
Capacity-Aware Wash Optimization with Dynamic Fluid Scheduling and Channel Storage for Continuous-Flow Microfluidic Biochips. 1-28 - Priyanka Joshi, Bodhisatwa Mazumdar:
Semi-Permanent Stuck-At Fault injection attacks on Elephant and GIFT lightweight ciphers. 1-32 - Ruobing Han, Jun Chen, Bhanu Garg, Xule Zhou, John Lu, Jeffrey Young, Jaewoong Sim, Hyesoon Kim:
CuPBoP: Making CUDA a Portable Language. 1-25 - Cheng-Hsien Lin, Kuan-Ting Chen, Yi-Yu Liu, Allen C.-H. Wu, Tingting Hwang:
A Cost-Driven Chip Partitioning Method for Heterogeneous 3D Integration. 1-27 - Nan Wu, Yingjie Li, Hang Yang, Hanqiu Chen, Steve Dai, Cong Hao, Cunxi Yu, Yuan Xie:
Survey of Machine Learning for Software-assisted Hardware Design Verification: Past, Present, and Prospect. 1-42 - Isaac McDaniel, Michael Zuzak, Ankur Srivastava:
Removal of SAT-Hard Instances in Logic Obfuscation Through Inference of Functionality. 1-23
Volume 29, Number 5, 2024
- Wenyan Yan, Dongsheng Wei, Bin Fu, Renfa Li, Guoqi Xie:
A Mixed-Criticality Traffic Scheduler with Mitigating Congestion for CAN-to-TSN Gateway. 1-28 - Rodolfo Jordão, Matthias Becker, Ingo Sander:
IDeSyDe: Systematic Design Space Exploration via Design Space Identification. 1-45 - Chengtao Lai, Wei Zhang:
gem5-NVDLA: A Simulation Framework for Compiling, Scheduling, and Architecture Evaluation on AI System-on-Chips. 1-20 - Rijoy Mukherjee, Archisman Ghosh, Rajat Subhra Chakraborty:
HLS-IRT: Hardware Trojan Insertion through Modification of Intermediate Representation During High-Level Synthesis. 1-23 - Ganapati Bhat, Biresh Kumar Joardar, Mengying Zhao:
Introduction to the Special Issue on Embedded System Software/Tools. 1-3 - Ping-Xiang Chen, Dongjoo Seo, Changhoon Sung, Jongheum Park, Minchul Lee, Huaicheng Li, Matias Bjørling, Nikil D. Dutt:
ZoneTrace: Zone Monitoring Tool for F2FS on ZNS SSDs. 1-15 - Hongfei Wang, Jingyao Li, Jiayi Wang, Zijun Ping, Hongcan Xiong, Wei Liu, Dongmian Zou:
Translating Test Responses to Images for Test-termination Prediction via Multiple Machine Learning Strategies. 1-26 - Jiseung Kim, Hyunsei Lee, Mohsen Imani, Yeseong Kim:
Advancing Hyperdimensional Computing Based on Trainable Encoding and Adaptive Training for Efficient and Accurate Learning. 1-25 - Ehsan Aghapour, Dolly Sapra, Andy D. Pimentel, Anuj Pathania:
ARM-CO-UP: ARM COoperative Utilization of Processors. 1-30 - Peng Xu, Siyuan Xu, Tinghuan Chen, Guojin Chen, Tsung-Yi Ho, Bei Yu:
DeepOTF: Learning Equations-constrained Prediction for Electromagnetic Behavior. 1-22 - Aritra Bagchi, Dharamjeet, Ohm Rishabh, Manan Suri, Preeti Ranjan Panda:
POEM: Performance Optimization and Endurance Management for Non-volatile Caches. 1-36 - Mengyu Liu, Lin Zhang, Weizhe Xu, Shixiong Jiang, Fanxin Kong:
CPSim: Simulation Toolbox for Security Problems in Cyber-Physical Systems. 1-16 - Davide Baroffio, Federico Reghenzani, William Fornaciari:
Enhanced Compiler Technology for Software-based Hardware Fault Detection. 1-23 - Devleena Ghosh, Sumana Ghosh, Ansuman Banerjee, Raj Kumar Gajavelly, Sudhakar Surendran:
MAB-BMC: A Formal Verification Enhancer by Harnessing Multiple BMC Engines Together. 1-37 - Negar Aghapour Sabbagh, Bijan Alizadeh:
Automatic Correction of Arithmetic Circuits in the Presence of Multiple Bugs by Groebner Basis Modification. 1-19 - Tinghuan Chen, Hao Geng, Qi Sun, Sanping Wan, Yongsheng Sun, Huatao Yu, Bei Yu:
Wages: The Worst Transistor Aging Analysis for Large-scale Analog Integrated Circuits via Domain Generalization. 1-23 - Chukwufumnanya Ogbogu, Biresh Kumar Joardar, Krishnendu Chakrabarty, Jana Doppa, Partha Pratim Pande:
Data Pruning-enabled High Performance and Reliable Graph Neural Network Training on ReRAM-based Processing-in-Memory Accelerators. 1-29 - Xiaoqian Wu, Huaxiao Liu, Peng Wang, Lei Liu, Zhenxue He:
A Power Optimization Approach for Large-scale RM-TB Dual Logic Circuits Based on an Adaptive Multi-Task Intelligent Algorithm. 1-27 - Can Deng, Zhaoyun Chen, Yang Shi, Yimin Ma, Mei Wen, Lei Luo:
Optimizing VLIW Instruction Scheduling via a Two-Dimensional Constrained Dynamic Programming. 1-20 - Keerthi K., Chester Rebeiro:
FortiFix : A Fault Attack Aware Compiler Framework for Crypto Implementations. 1-18 - Changxu Liu, Hao Zhou, Patrick Dai, Li Shang, Fan Yang:
PriorMSM: An Efficient Acceleration Architecture for Multi-Scalar Multiplication. 1-26
Volume 29, Number 6, 2024
- Wei-Hsiang Tseng, Yao-Wen Chang:
A Bridge-based Algorithm for Simultaneous Primal and Dual Defects Compression on Topologically Quantum-error-corrected Circuits. 1-22 - Zhenyi Gao, Sheqin Dong, Zhicong Tang, Wenjian Yu:
MCMCF-Router: Multi-capacity Ordered Escape Routing Algorithms for Grid/Staggered Pin Array. 1-23 - Kean Chen, Mingsheng Ying:
Automatic Test Pattern Generation for Robust Quantum Circuit Testing. 1-36 - Arijit Nath, Hemangee K. Kapoor:
AmLuCEP: Amalgamating LUT-based Compression and Adaptive Encoding Assisted Block Placement To Improve Lifetime of PCM-based Main Memories. 1-24 - Deepthi Amuru, Raja Mavullu Vechalapu, Zia Abbas:
Transfer Learning Enabled Modeling Paradigm for PVT-aware Circuit Performance Estimation. 1-33 - Ayush Dahiya, Poornima Mittal, Rajesh Rohilla:
Realizing In-Memory Computing using Reliable Differential 8T SRAM for Improved Latency. 1-15 - Danny Pereira, Sumana Ghosh, Soumyajit Dey:
Multi-Stream Scheduling of Inference Pipelines on Edge Devices - a DRL Approach. 1-36 - Hongfei Wang, Wei Liu, Wenjie Cai, Yunxiao Lu, Caixue Wan:
Efficient Attacks on Strong PUFs via Covariance and Boolean Modeling. 1-25 - Zhuoran Li, Danella Zhao:
ZeroD-fender: A Resource-aware IoT Malware Detection Engine via Fine-grained Side-channel Analysis. 1-25 - Sahan Sanjaya, Hasini Witharana, Prabhat Mishra:
Assertion-Based Validation using Clustering and Dynamic Refinement of Hardware Checkers. 1-22 - Jingui Lin, Wenxiong Lin, Shiyan Liang, Peng Gao, Yan Xing, Tingting Wu, Xiaoming Xiong, Shuting Cai:
An Efficient Method of DRC Violation Prediction with a Serial Deep Learning Model. 1-16 - Wei-Kai Fang, Wai-Kei Mak:
Placement Flow Study and Detailed Placement for Hybrid-Row-Height Designs. 1-22 - Xiaoyu Sun, Xiaochen Peng, Sai Qian Zhang, Jorge Gomez, Win-San Khwa, Syed Shakib Sarwar, Ziyun Li, Weidong Cao, Zhao Wang, Chiao Liu, Meng-Fan Chang, Barbara De Salvo, Kerem Akarvardar, H.-S. Philip Wong:
Estimating Power, Performance, and Area for On-Sensor Deployment of AR/VR Workloads Using an Analytical Framework. 1-27 - Chencan Zhou, Yang Cao, Quan Shi, Lu-Xin Wang, Xiaoqing Wen:
A Robust Newton Iteration Method for Mixed-Cell-Height Circuit Legalization Under Technology and Region Constraints. 1-25
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.